# Instruction Scheduling in LLVM

Hsiangkai Wang Hsiangkai@gmail.com Andes Technology

## Agenda

- \* Introduction to Instruction Scheduling
- \* Scheduler in LLVM
- \* Pipeline Modeling
- \* Scheduler Customization

#### **Instruction Scheduling**

- \* Different operations take different lengths of time.
- \* Instruction scheduling is the process reordering the operations in an attempt to decrease its running time.

a(1): load \$x5\_32, \$x8\_32, @a
b(4): add \$x5\_32, \$x5\_32, \$x5\_32
c(5): load \$x6\_32, \$x8\_32, @b
d(8): mul \$x5\_32, \$x5\_32, \$x6\_32
e(10): load \$x7\_32, \$x8\_32, @c
f(13): mul \$x5\_32, \$x5\_32, \$x7\_32
g(15): load \$x9\_32, \$x8\_32, @d
h(18): mul \$x5\_32, \$x5\_32, \$x9\_32
i(20): store \$x5\_32, \$x8\_32, @a

load, store: 3

add: 1 mul: 2





a(1): load \$x5\_32, \$x8\_32, @a
b(4): add \$x5\_32, \$x5\_32, \$x5\_32
c(5): load \$x6\_32, \$x8\_32, @b
d(8): mul \$x5\_32, \$x5\_32, \$x6\_32
e(10): load \$x7\_32, \$x8\_32, @c
f(13): mul \$x5\_32, \$x5\_32, \$x7\_32
g(15): load \$x9\_32, \$x8\_32, @d
h(18): mul \$x5\_32, \$x5\_32, \$x9\_32
i(20): store \$x5\_32, \$x8\_32, @a

load, store: 3

add: 1 mul: 2



a(1): load \$x5\_32, \$x8\_32, @a
b(4): add \$x5\_32, \$x5\_32, \$x5\_32
c(5): load \$x6\_32, \$x8\_32, @b
d(8): mul \$x5\_32, \$x5\_32, \$x6\_32
e(10): load \$x7\_32, \$x8\_32, @c
f(13): mul \$x5\_32, \$x5\_32, \$x7\_32
g(15): load \$x9\_32, \$x8\_32, @d
h(18): mul \$x5\_32, \$x5\_32, \$x9\_32
i(20): store \$x5\_32, \$x8\_32, @a

a c e b d g f h i

a(1): load \$x5\_32, \$x8\_32, @a c(2): load \$x6\_32, \$x8\_32, @b e(3): load \$x7\_32, \$x8\_32, @c b(4): add \$x5\_32, \$x5\_32, \$x5\_32 d(5): mul \$x5\_32, \$x5\_32, \$x6\_32 g(6): load \$x9\_32, \$x8\_32, @d f(7): mul \$x5\_32, \$x5\_32, \$x7\_32 h(9): mul \$x5\_32, \$x5\_32, \$x9\_32 i(11): store \$x5\_32, \$x8\_32, @a load, store: 3
add: 1
mul: 2





#### **Data Dependency Graph**

```
a: $x10_32 = LUI @Arr
b: $x8_32 = CLI 10
c: SW $x8_32, $x10_32, @Arr
d: $x10_32 = ADDI $x8_32, 0
e: Call @foo, implicit $x10 32 (ExitSU)
```



#### **Data Dependency Graph**

```
a: SW $x10_32, $x27_32, 12
b: $x10_32 = LW $x9_32, 0
c: SW $x10_32, $x27_32, 0
d: $x10_32 = LW $x8_32, @Glob
```



## Pipeline Modeling for Target

- \* Use target description to describe the pipeline model.
- \* For architecture
  - \* Create scheduling categories for operands.
    - \* <Target>Schedule.td
  - \* Associate scheduling categories to instructions.
    - \* <Target>InstrInfo.td
- \* For processor
  - \* Associate pipeline information to scheduling categories.
    - \* <Target>Schedule<Processor>.td



#### **Create scheduling categories**

```
def ALUOut : SchedWrite; // For define operands of ALU op
def ALUIn : SchedRead; // For use operands of ALU op
def MULOut : SchedWrite; // For define operands of MUL op
def MULIn : SchedRead; // For use operands of MUL op
```

#### Associate instructions with scheduling categories

#### Associate pipeline information to scheduling categories

```
def UnitALU : ProcResource<1> { let BufferSize = 0; }
def UnitMDU : ProcResource<1> { let BufferSize = 0; }
```

```
def : WriteRes<ALUOut, [UnitALU]> { let Latency = 2; }
def : WriteRes<MULOut, [UnitMDU]> { let Latency = 4; }
def : ReadAdvance<ALUIn, 1>;
def : ReadAdvance<MULIn, 1>;
```



def : WriteRes<ALUOut, [UnitALU]> { let Latency = 2; }
def : WriteRes<MULOut, [UnitMDU]> { let Latency = 4; }
def : ReadAdvance<ALUIn, 1>;
def : ReadAdvance<MULIn, 1>;

a: MUL r3, r3, r2 b: ADD r4, r3, r2

ISSUE time ALU MDU WB MUL to  $t_1$ ADD MUL t<sub>2</sub> MUL stall t<sub>3</sub> MUL stall t<sub>4</sub> ADD stall-



## GenericScheduler::tryCandidate

- \* Physical register copies
- \* Register pressure (Excess, CriticalMax)
- \* Acyclic Latency
- \* Cluster
- \* Weak edges
- \* Register pressure (CurrentMax)
- \* Resource
- \* Latency
- \* Source order

## Customize Scheduler for Target

- \* Define your scheduling policy.
- \* Define your scheduling strategy.
- \* Add DAG mutations.

#### Implement overrideSchedPolicy

#### **Derive MachineSchedStrategy**

```
class YourStrategy : public GenericScheduler {
    ...
SUnit *pickNode(bool &IsTopNode) override {
    // ...
    // Your heuristic algorithm.
    //
    return GenericScheduler::pickNode(IsTopNode);
}
};
```



#### **DAG** mutations

```
// Implement your mutation.
class CustomMutation : public ScheduleDAGMutation {
public:
 void apply(ScheduleDAGInstrs *DAGInstrs) override;
};
std::unique ptr<SchuduleDAGMutation>
llvm::createCustomMutation(const <Target>Subtarget *STI) {
  return llvm::make unique<CustomMutation>(STI);
// Install
ScheduleDAGInstr *
createMachineScheduler(MachineSchedContext *C) const override {
  const <Target>Subtarget &STI = C->MF->getSubtarget<<Target>Subtarget>();
  ScheduleDAGMILive *DAG = createGenericSchedLive(C);
  DAG->addMutation(createCustomMutation(STI));
  return DAG;
```

### Reference

- \* Engineering a Compiler, 2nd Edition
- \* 2017 LLVM Developers' Meeting: "Writing Great Machine Schedulers"